

# LM98555 CCD Driver

## **General Description**

The LM98555 is a highly integrated driver circuit intended for CCD driving applications. It combines 25 drivers of varying drive strengths into one chip to provide a complete CCD driving solution. Due to this one-chip integration, optimal skew control is achieved for this demanding application.

## Features

- All CCD drivers integrated into one package
- High strength drivers designed specifically for CCD loads
- Ability to scale clock driver strength
- Skew specifications guaranteed
- Separate input and output power supplies

## **Functional Description**

- CMOS process technology
- 64-pin TSSOP package with extended power handling capability

## **Key Specifications**

| Supply Voltage      | Inputs                            | 3.0 to 5.5V |
|---------------------|-----------------------------------|-------------|
|                     | Drivers                           | 4.5 to 5.8V |
| Maximum Output Skew | Between P1A<br>and P2A<br>outputs | 0.5 ns      |
| Maximum Power       |                                   | 2.0W        |
| Handling            |                                   |             |



#### FIGURE 1. Functional Block Diagram

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

## **Ordering Information**

| Commercial Temperature | NS Package               |  |  |
|------------------------|--------------------------|--|--|
| Range                  |                          |  |  |
| LM98555CCMH            | 64-Pin Exposed Pad TSSOP |  |  |

## **Connection Diagram**





# LM98555

## **Pin Descriptions**

| Symbol              | Pin  | Туре                     | Description                                                                                            |  |  |
|---------------------|------|--------------------------|--------------------------------------------------------------------------------------------------------|--|--|
| Driver input        | ts   |                          |                                                                                                        |  |  |
| P2B <sub>IN</sub>   | 8    | Input                    | CMOS logic input for the P2B driver.                                                                   |  |  |
| RS <sub>IN</sub>    | 9    | Input                    | CMOS logic input for the RS driver.                                                                    |  |  |
| CP <sub>IN</sub>    | 10   | Input                    | CMOS logic input for the CP driver.                                                                    |  |  |
| P1A <sub>IN</sub>   | 15   | Input                    | CMOS logic input for the P1A ganged (8) driver set.                                                    |  |  |
| P2A <sub>IN</sub>   | 18   | Input                    | CMOS logic input for the P2A ganged (8) driver set.                                                    |  |  |
| SHIN                | 21   | Input                    | CMOS logic input for the SH ganged (3) driver set.                                                     |  |  |
| AFE <sub>IN</sub>   | 22   | Input                    | CMOS logic input for the AFE driver.                                                                   |  |  |
| MCL <sub>IN</sub>   | 23   | Input                    | CMOS logic input for the MCL driver.                                                                   |  |  |
| SHD <sub>IN</sub>   | 24   | Input                    | CMOS logic input for the SHD driver.                                                                   |  |  |
| Driver Outp         | outs | •                        |                                                                                                        |  |  |
| SHD <sub>OUT</sub>  | 28   | Output; Low-<br>Strength | Driver output for the SHD <sub>IN</sub> input signal.                                                  |  |  |
| MCL <sub>OUT</sub>  | 30   | Output; Low-<br>Strength | Driver output for the MCL <sub>IN</sub> input signal.                                                  |  |  |
| AFE <sub>OUT</sub>  | 31   | Output; Low-<br>Strength | Driver output for the AFE <sub>IN</sub> input signal.                                                  |  |  |
| CP <sub>OUT</sub>   | 2    | Output; Low-             | Driver output for the CP <sub>IN</sub> input signal. Typically used to drive the Clamp Gate            |  |  |
|                     |      | Strength                 | input of the CCD.                                                                                      |  |  |
| RS <sub>OUT</sub>   | 3    | Output; Low-             | Driver output for the $\mathrm{RS}_{\mathrm{IN}}$ input signal. Typically used to drive the Reset Gate |  |  |
|                     |      | Strength                 | input of the CCD.                                                                                      |  |  |
| P2B <sub>OUT</sub>  | 5    | Output; Low-<br>Strength | Driver output for the P2B <sub>IN</sub> input signal.                                                  |  |  |
| P2A <sub>OUT0</sub> | 47   | Output; TRI-             | Ganged driver outputs for the $P2A_IN$ input. Typically the user may join together                     |  |  |
| P2A <sub>OUT1</sub> | 46   | STATE®; High-            | these outputs to drive the $\phi 2$ clock input of the CCD. Some of these outputs                      |  |  |
| P2A <sub>OUT2</sub> | 43   | Strength                 | may be disabled using the EN(1:0) inputs - see the Functional Description                              |  |  |
| P2A <sub>OUT3</sub> | 42   |                          | section.                                                                                               |  |  |
| P2A <sub>OUT4</sub> | 39   |                          |                                                                                                        |  |  |
| P2A <sub>OUT5</sub> | 38   |                          |                                                                                                        |  |  |
| P2A <sub>OUT6</sub> | 35   |                          |                                                                                                        |  |  |
| P2A <sub>OUT7</sub> | 34   |                          |                                                                                                        |  |  |
| P1A <sub>OUT0</sub> | 50   | Output; TRI-             | Ganged driver outputs for the P1A <sub>IN</sub> input. Typically the user may join together            |  |  |
| P1A <sub>OUT1</sub> | 51   | STATE; High-<br>Strength | these outputs to drive the $\varphi$ 1 clock input of the CCD. Some of these outputs                   |  |  |
| P1A <sub>OUT2</sub> | 54   | Guongui                  | may be disabled using the EN(1:0) inputs - see the Functional Description section.                     |  |  |
| P1A <sub>OUT3</sub> | 55   |                          |                                                                                                        |  |  |
| P1A <sub>OUT4</sub> | 58   |                          |                                                                                                        |  |  |
| P1A <sub>OUT5</sub> | 59   |                          |                                                                                                        |  |  |
| P1A <sub>OUT6</sub> | 62   |                          |                                                                                                        |  |  |
| P1A <sub>OUT7</sub> | 63   | Outrust 1                |                                                                                                        |  |  |
| SH <sub>OUT0</sub>  | 26   | Output; Low-<br>Strength | Ganged driver outputs for the SH <sub>IN</sub> input signal. Typically used to drive the               |  |  |
| SH <sub>OUT1</sub>  | 27   | Strength                 | Shift Gate input of the CCD.                                                                           |  |  |
| SH <sub>OUT2</sub>  | 6    |                          |                                                                                                        |  |  |
| Logic Input         |      | 1                        |                                                                                                        |  |  |
| EN0                 | 11   | Input                    | Driver enable control. Some of the P1A and P2A drivers can be disabled using                           |  |  |
| EN1                 | 12   |                          | these inputs. See the Functional Description section.                                                  |  |  |

# LM98555

| Symbol           | Pin       | Туре   | Description                                                            |
|------------------|-----------|--------|------------------------------------------------------------------------|
| Power & Gr       | ound Pins |        | •                                                                      |
| V <sub>DDI</sub> | 14        | Power  | V <sub>DD</sub> for pre-drivers.                                       |
|                  | 16        |        |                                                                        |
|                  | 20        |        |                                                                        |
| V <sub>DDO</sub> | 1         | Power  | V <sub>DD</sub> for final-stage driver.                                |
| -                | 7         |        |                                                                        |
|                  | 29        |        |                                                                        |
|                  | 32        |        |                                                                        |
|                  | 37        |        |                                                                        |
|                  | 40        |        |                                                                        |
|                  | 45        |        |                                                                        |
|                  | 49        |        |                                                                        |
|                  | 53        |        |                                                                        |
|                  | 57        |        |                                                                        |
|                  | 60        |        |                                                                        |
| GND <sub>I</sub> | 13        | Ground | Ground connection for all circuitry other than the Final-Stage Drivers |
|                  | 17        |        |                                                                        |
|                  | 19        |        |                                                                        |
| GND <sub>o</sub> | 4         | Ground | Ground connection for the Final-Stage Drivers.                         |
|                  | 25        |        |                                                                        |
|                  | 33        |        |                                                                        |
|                  | 36        |        |                                                                        |
|                  | 41        |        |                                                                        |
|                  | 44        |        |                                                                        |
|                  | 48        |        |                                                                        |
|                  | 52        |        |                                                                        |
|                  | 56        |        |                                                                        |
|                  | 61        |        |                                                                        |
|                  | 64        |        |                                                                        |

## Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage                        | –0.5V to 6.2V           |
|---------------------------------------|-------------------------|
| Package Power Rating at 25°C (Note 2) | 2.0 Watts               |
| Voltage on Any Input or Output Pin    | –0.5V to $V_{DD}$ +0.5V |
| DC Input Current at Any Pin           | 25 mA                   |
| DC Package Input Current              | 50 mA                   |
| Storage Temperature                   | –65°C to +150°C         |
| Lead temperature (Soldering, 10 sec.) | 300°C                   |
| ESD Susceptibility                    |                         |
| Human Body Model                      | 2000V                   |
| Machine Model                         | 200V                    |

## Package Thermal Resistances

| Package                      | θ <sub>J-A</sub><br>(Note 5) | θ <sub>J-PAD</sub><br>(Thermal Pad) |
|------------------------------|------------------------------|-------------------------------------|
| 64-Lead Exposed<br>Pad TSSOP | 36.8°C / W                   | 6.2°C / W                           |

## **Operating Conditions**

| Supply Voltage                        |                            |
|---------------------------------------|----------------------------|
| V <sub>DDI</sub>                      | +3.0V to +5.5V             |
| Supply Voltage                        |                            |
| V <sub>DDO</sub>                      | +4.5V to +5.8V             |
| Supply Sequencing(Note 3)             | $V_{DDI} < V_{DDO} + 0.2V$ |
| Ambient Temperature (T <sub>A</sub> ) | 0 to 70°C                  |
| Operating Frequency                   | 30 MHz                     |
| Power Dissipation (Note 4)            | 2.0W                       |

## **DC Electrical Characteristics**

The following specifications apply for GND = 0V,  $V_{DDI} = 3.3V$ ,  $V_{DDO} = 5.0V$ , unless noted otherwise. Boldface limits apply for  $T_A = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = 25^{\circ}C$ 

| Symbol           | Parameter Conditions                    |                                                                                                  | Min  | Typical | Max  | Units |  |
|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|------|---------|------|-------|--|
| I <sub>I</sub>   | Logic 1 Input Current                   | $V_{I} = V_{DDI}$                                                                                | -1   | 0.004   | 1    | μA    |  |
|                  | Logic 0 Input Current                   | V <sub>I</sub> = GND <sub>I</sub>                                                                | -1   | 0.006   | 1    | μA    |  |
| V <sub>IT</sub>  | Input Threshold                         | V <sub>DDI</sub> = 3.3V                                                                          | 1.41 | 1.57    | 1.75 | V     |  |
|                  | Input Threshold                         | V <sub>DDI</sub> = 5.0V                                                                          |      | 2.48    |      | V     |  |
|                  | Input Threshold Hysteresis              | V <sub>DDI</sub> = 3.3V                                                                          | -72  | 11      | 100  | mV    |  |
| ۵۷ <sub>IT</sub> | Input Threshold Variation               | Between P1A, P2A inputs                                                                          | -100 |         | 100  | mV    |  |
| R <sub>o</sub>   | Output Impedance P1A and P2A<br>Outputs | $I_{LOAD} = 525 \text{ mA}$ $R_{O} = (V_{DDO} - V_{O})/I_{OH} \text{ or}$ $R_{O} = V_{O}/I_{OL}$ |      | 6.1     | 9.9  | Ω     |  |
| ۹ <sub>0</sub>   | Output Impedance All Other<br>Outputs   | $I_{LOAD} = 280 \text{ mA}$<br>$R_O = (V_{DDO} - V_O)/I_{OH} \text{ or}$<br>$R_O = V_O/I_{OL}$   |      | 10.2    | 17.4 | Ω     |  |

## AC Electrical Characteristics

The following specifications apply for GND = 0V,  $V_{DDI}$  = 3.3V,  $V_{DDO}$  = 5.0V, unless noted otherwise. Boldface limits apply for  $T_A = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = 25^{\circ}$ C

| Symbol            | Parameter                                      | Conditions                                                                | Min  | Typical | Max  | Units |
|-------------------|------------------------------------------------|---------------------------------------------------------------------------|------|---------|------|-------|
| t <sub>PHL</sub>  | Prop Delay: High-to-Low<br>P1A and P2A Outputs | $C_{L} = 220 \text{ pF}, \text{ R}_{L} = 10\Omega$<br>(Note 6)            | 3.06 | 4.6     | 6.55 | ns    |
| t <sub>PHL</sub>  | Prop Delay: High-to-Low<br>CP, RS, P2B Outputs | $C_{L} = 82 \text{ pF}, \text{ R}_{L} = 10\Omega$<br>(Note 6)<br>(Note 8) |      | 4.1     |      | ns    |
| t <sub>PLH</sub>  | Prop Delay: Low-to-High<br>P1A and P2A Outputs | $C_{L} = 220 \text{ pF}, \text{ R}_{L} = 10\Omega$<br>(Note 7)            | 3.38 | 4.9     | 6.68 | ns    |
| t <sub>PLH</sub>  | Prop Delay: Low-to-High<br>CP, RS, P2B Outputs | $C_{L} = 82 \text{ pF}, \text{ R}_{L} = 10\Omega$<br>(Note 7)<br>(Note 8) |      | 4.2     |      | ns    |
| t <sub>SKEW</sub> | Prop Delay Skew High-to-Low                    | Between any P1A or P2A Outputs                                            |      | 109     | 387  | ps    |
|                   | Prop Delay Skew Low-to-High                    | on a Single Unit<br>$C_L = 220 \text{ pF, } R_L = 10\Omega$               |      | 157     | 490  |       |

Important Note: Not all drivers can be loaded to the highest specified load at the same time without violating the maximum power dissipation limit. The system design must guarantee that the maximum power dissipation specification is never exceeded.

Note 1: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits.

Note 2: Package power rating assumes the exposed thermal pad is soldered to the printed circuit board as recommended, with significant heat spreading provided by vias to internal or bottom heat dissipation planes or pad. If this is not the case, then the package power rating should be reduced. See the Thermal Guidelines in the applications section for more information.

Note 3: When powering up and down, transient voltage levels on  $V_{DDI}$  must be lower than ( $V_{DDO}$  + 0.2V)

**Note 4:** This is the power dissipated on-chip due to all currents flowing through the device - both DC and AC. This operating condition will be violated if all driver outputs are fully loaded and operating at the same time at the rated F<sub>MAX</sub>. The system design must constrain the chip's operating conditions (loads, power supply, number of parallel drivers enabled, frequency of operation) to make certain that this limit is never exceeded.

Note 5: Package thermal resistance for junction to ambient is based on a 5.5 inch by 3 inch, 4 layer printed circuit board, with thermal vias connecting the heat sinking pad to a full internal ground plane. Tests were done in still air, with a power dissipation of 2.0 W, at an ambient temperature of 22°C.

Note 6: Propagation Delay High-to-Low with output low trigger voltage at  $V_{DDO}^{*}$ 0.75.

Note 7: Propagation Delay Low-to-High with output high trigger voltage at  $V_{\text{DDO}}^{*}$ 0.25.

Note 8: Typical values determined from characterization testing only. Not production tested or guaranteed.

## **Test Conditions**



## **Application Information**

The LM98555 is a fully integrated clock driver/buffer for high speed CCD applications. It provides high performance low impedance drivers, with optimized low skew performance of the P1 and P2 outputs. Enable inputs allow use of two, four, six, or all eight P1 and P2 drivers to optimize the amount of drive for the application. The 64 pin thermally enhanced TSSOP provides excellent power handling through the use of an exposed heat transfer pad on the underside of the package.

#### THERMAL GUIDELINES

The LM98555's maximum power dissipation limit, shown in the Operating Conditions section, must be strictly adhered to. The product's multiple high-strength drivers, with their ability to drive a wide-range of loads, make it possible to be within spec on each output and yet violate the aggregate maximum power dissipation limit for the total product. Special caution must be paid to this by limiting the chip's operating conditions (loads, power supply, number of parallel drivers enabled, frequency of operation) to make certain that the maximum power dissipation limit is never exceeded.

Thermal characterization of the device has been done to provide reference points under specific conditions.  $\theta$  junction to ambient was measured using a 5.5 inch by 3 inch, 4 layer PCB. The thermal contact pad on the board was connected using vias to a full ground plane on one of the internal layers. The recommended thermal pad is shown in *Figure 4*.

Exposed thermal pad mounting area.



LM98555

FIGURE 4. Exposed Pad Land Pattern

20126406

The vias shown provide a path for heat to flow from the pad to a heat sinking or dissipating area of the printed circuit board. The following figures show several typical examples of how this can be done, and illustrate how heat is conducted away from the IC to larger areas where it is dissipated.



copper.

Vias couple thermal energy to internal ground plane to transfer heat away from package.

20126407





Vias couple thermal energy to internal ground planes and heat spreader pad on bottom layer to transfer heat away from package.

20126409





Vias couple thermal energy to copper plane on bottom layer to transfer heat away from package.

20126408



In multi-layer board applications, one or more internal planes are usually dedicated as a ground plane. Connecting the thermal pad to this ground plane with vias will usually provide adequate heat management. In 2 layer boards, it is important to provide a large heat spreading pad on the opposite side of the board. The vias will provide a good thermal connection between the pad under the IC, and the heat spreading pad on the bottom of the board. Thermal modelling can be done using the  $\theta$  junction to pad information provided, to calculate the required area of copper based on the ambient temperature of the system, and the calculated amount of thermal dissipation in the LM98555.

#### POWER DISSIPATION

The amount of power dissipated in the device can be determined by considering the following factors:

- Power dissipated delivering energy to the load capacitance
- Power dissipated delivering energy to parasitic capacitance
- Power dissipated due to leakage in the IC

The amount of power dissipated due to leakage is very small in this CMOS device. Most of the power will be due to the load capacitance being switched, with a small additional amount caused by the parasitic capacitance of the output circuitry, output pins, and PCB traces. A typical parasitic capacitance would be on the order of 5 pF. Since the load capacitance will be on the order of 100 pF or more, this usually dominates the power dissipation calculation. The following equation can be used to calculate the power dissipation due to capacitive switching of the loads:

P = Sum[Output Frequency x Load Capacitance x Output Voltage Squared] (summed for all outputs)

#### INPUT SIGNALS

Care should be taken to match the trace lengths between timing signals that require low skew. Usually, the P1A and P2A signals will be the most critical. In some applications, the timing of P2B with respect to P1A and P2A can also be important, and that input trace should also be carefully designed.

Trace shape and width should also be carefully controlled. The trace geometry will determine the characteristic impedance of each trace. The impedance should be set to give reasonable immunity to noise coupling into the trace. With a known trace impedance, the signals can be terminated using a series resistor at the source that is equal to the characteristic impedance. This will provide a signal with minimum overshoot and ringing, and will contribute to better performance of the final signal reaching the CCD.

#### OUTPUT CONNECTIONS AND LOADING EXAMPLES

The LM98555 can be used with a wide variety of different CCD sensors. The P1Aoutx and P2Aoutx outputs can be selectively enabled to provide 2, 4, 6, or 8 drivers. This allows the available drive strength to be optimized for the sensor and application. Connecting multiple outputs together in parallel as shown in the typical application circuit provides lower drive impedance as needed to suit the load being driven. When driving smaller loads, lower switching noise will be generated if the minimum necessary outputs are enabled and used.

The output signal traces should also be designed for a known impedance. Source terminating resistors should be used in series with each output to provide good matching to the trace characteristic impedance. The resistors should be located as close as possible to each output pin. If multiple outputs will be combined to drive a single load pin, the output signals should be combined after the termination resistors. This will provide the best summing of adjacent outputs. The combined signal should then pass through an EMI type ferrite bead. This component can be selected to change the bandwidth or shape of the clocking signal to achieve the best CCD transfer efficiency.

Several other techniques will also help maintain signal quality, and minimize timing differences between critical signals. Vias should not be used for critical timing signals. These can add impedance discontinuities that will affect the waveform quality. Traces should have gradual bends and avoid sharp changes in direction that can also introduce impedance discontinuities.

#### SELECTIVE DRIVER ENABLING

With the Enable pins, the user has the capability to enable only the drivers that are required for the application, thus eliminating unnecessary outputs switching. The following table shows the details.

| EN1 | EN0 | Driver-set State                             |
|-----|-----|----------------------------------------------|
| 0   | 0   | P1Aout(1:0) and P2Aout(1:0) are enabled; all |
|     |     | others disabled.                             |
| 0   | 1   | P1Aout(3:0) and P2Aout(3:0) are enabled; all |
|     |     | others disabled.                             |
| 1   | 0   | P1Aout(5:0) and P2Aout(5:0) are enabled; all |
|     |     | others disabled.                             |
| 1   | 1   | All P1Aout and P2Aout drivers are enabled.   |

Note: The disabled drivers' outputs are in TRI-STATE.

#### POWER SUPPLY SEQUENCING

During device power-up and power-down,  $V_{DDI}$  must be maintained less than ( $V_{DDO} + 0.2V$ ) to prevent excessive current flow through the internal ESD protection circuitry. Since most applications will involve 3V on  $V_{DDI}$  and 5V on  $V_{DDO}$ , this can be easily met. If this voltage relationship cannot be met, then the DC pin and package limits for input current must be maintained by controlling the source impedance of the  $V_{DDI}$  supply.

#### **POWER AND GROUND - PLANES VERSUS BUSES**

The best performance will be achieved by using planes rather than traces for power and ground. Planes provide lower electrical and thermal impedance. Ground bounce and ringing are reduced, electromagnetic emissions are minimized and the best thermal performance will be realized.

A single common ground plane should be used for all power and signal domains.

Another circuit board layer can be used to provide power to the various circuitry. Different power buses can be provided by isolated planes within this layer of the circuit board.

#### EMI MANAGEMENT

Good EMI control will be achieved by addressing the following items:

- Provide proper source termination of output signals
- Limit length of output traces
- · Ensure adequate power supply decoupling
- Provide power and ground planes as much as possible
- Provide common ground plane for all signals, especially between LM98555 outputs and load CCD
- · Enable and use the minimum number of outputs needed



Notes

THE CONTENTS OF THIS DOCUMENT ARE PROVIDED IN CONNECTION WITH NATIONAL SEMICONDUCTOR CORPORATION ("NATIONAL") PRODUCTS. NATIONAL MAKES NO REPRESENTATIONS OR WARRANTIES WITH RESPECT TO THE ACCURACY OR COMPLETENESS OF THE CONTENTS OF THIS PUBLICATION AND RESERVES THE RIGHT TO MAKE CHANGES TO SPECIFICATIONS AND PRODUCT DESCRIPTIONS AT ANY TIME WITHOUT NOTICE. NO LICENSE, WHETHER EXPRESS, IMPLIED, ARISING BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT.

TESTING AND OTHER QUALITY CONTROLS ARE USED TO THE EXTENT NATIONAL DEEMS NECESSARY TO SUPPORT NATIONAL'S PRODUCT WARRANTY. EXCEPT WHERE MANDATED BY GOVERNMENT REQUIREMENTS, TESTING OF ALL PARAMETERS OF EACH PRODUCT IS NOT NECESSARILY PERFORMED. NATIONAL ASSUMES NO LIABILITY FOR APPLICATIONS ASSISTANCE OR BUYER PRODUCT DESIGN. BUYERS ARE RESPONSIBLE FOR THEIR PRODUCTS AND APPLICATIONS USING NATIONAL COMPONENTS. PRIOR TO USING OR DISTRIBUTING ANY PRODUCTS THAT INCLUDE NATIONAL COMPONENTS, BUYERS SHOULD PROVIDE ADEQUATE DESIGN, TESTING AND OPERATING SAFEGUARDS.

EXCEPT AS PROVIDED IN NATIONAL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, NATIONAL ASSUMES NO LIABILITY WHATSOEVER, AND NATIONAL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY RELATING TO THE SALE AND/OR USE OF NATIONAL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS PRIOR WRITTEN APPROVAL OF THE CHIEF EXECUTIVE OFFICER AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

Life support devices or systems are devices which (a) are intended for surgical implant into the body, or (b) support or sustain life and whose failure to perform when properly used in accordance with instructions for use provided in the labeling can be reasonably expected to result in a significant injury to the user. A critical component is any component in a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system or to affect its safety or effectiveness.

National Semiconductor and the National Semiconductor logo are registered trademarks of National Semiconductor Corporation. All other brand or product names may be trademarks or registered trademarks of their respective holders.

Copyright© 2007 National Semiconductor Corporation

For the most current product information visit us at www.national.com



National Semiconductor Americas Customer Support Center Email: new.feedback@nsc.com Tel: 1-800-272-9959 National Semiconductor Europe Customer Support Center Fax: +49 (0) 180-530-85-86 Email: europe.support@nsc.com Deutsch Tel: +49 (0) 69 9508 6208 English Tel: +49 (0) 870 24 0 2171 Français Tel: +33 (0) 1 41 91 8790 National Semiconductor Asia Pacific Customer Support Center Email: ap.support@nsc.com National Semiconductor Japan Customer Support Center Fax: 81-3-5639-7507 Email: jpn.feedback@nsc.com Tel: 81-3-5639-7560